# HD6340/HD6840 PTM (Programmable Timer Module)

The HD6340/HD6840 (PTM) is a programmable subsystem component of the HMCS6800 family designed to provide variable system time intervals.

The PTM has three 16-bit binary counters, three corresponding control registers and a status register. These counters are under software control and may be used to cause system interrupts and/or generate output signals. The PTM may be utilized for such tasks as frequency measurements, event counting, interval measuring and similar tasks. The device may be used for square wave generation, gated delay signals, single pulses of controlled duration, and pulse width modulation as well as system interrupts.

#### **FEATURES**

- Operates from a Single 5 volts Power Supply
- Single System Clock Required (E)
- Selectable Prescaler on Timer 3 Capable of 4 MHz for the HD6340/HD6840, 6 MHz for the HD63A40/HD68A40 and 8 MHz for the HD63B40/HD68B40.
- Programmable Interrupts (IRQ) Output to MPU
- Readable Down Counter Indicates Counts to Go until Timeout
- Selectable Gating for Frequency or Pulse-Width Comparison
- Three Asynchronous External Clock and Gate/Trigger Input Internally Synchronized
- Three Maskable Outputs

#### - HD6340 -

- Wide Range Operating Voltage (V<sub>CC</sub> = 5V ±10%)
- Low-Power, High-Speed, High-Density CMOS
- Compatible with NMOS PTM (HD6840)
- -- HD6840 --
- Compatible with MC6840, MC68A40 and MC68B40

#### ■ TYPE OF PRODUCTS

| Туре      | Clock Frequency | Process | Package |
|-----------|-----------------|---------|---------|
| HD6340P   | 1.0 MHz         |         |         |
| HD63A40P  | 1.5 MHz         |         | DP-28   |
| HD63B40P  | 2.0 MHz         | смоз    |         |
| HD6340FP  | 1.0 MHz         | 014100  |         |
| HD63A40FP | 1.5 MHz         |         | FP-28   |
| HD63B40FP | 2.0 MHz         |         |         |
| HD6840P   | 1.0 MHz         |         |         |
| HD68A40P  | 1.5 MHz         |         | DP-28   |
| HD68B40P  | 2.0 MHz         | NMOS    |         |
| HD6840    | 1.0 MHz         | 1414103 |         |
| HD68A40   | 1.5 MHz         |         | DC-28   |
| HD68B40   | 2.0 MHz         |         |         |



The specifications of the HD6340 are for preliminary and may change hereafter.

Please make an inquire at sales office upon adoption of the HD6340.



(Top View)

# O HITACHI

848 Hitachi America, Ltd. • Hitachi Plaza • 2000 Sierra Point Pkwy. • Brisbane, CA 94005-1819 • (415) 589-8300

www.chipinfo.ru

This datasheet has been downloaded from http://www.digchip.com at this page

#### ABSOLUTE MAXIMUM RATINGS

|                        | C 1.1             | Val       | Je        | Unit |
|------------------------|-------------------|-----------|-----------|------|
| ltem                   | Symbol            | HD6340    | HD6840    |      |
| Supply Voltage         | V <sub>cc</sub> * | -0.3~+7.0 | 0.3~+7.0  | v    |
| Input Voltage          | V <sub>in</sub> * | 0.3~+7.0  | 0.3~+7.0  | V    |
| Maximum Output Current | 1101**            | 10        |           | mA   |
| Operating Temperature  | Topr              | - 20~+75  | - 20~+75  | °C   |
| Storage Temperature    | T <sub>stg</sub>  | - 55~+150 | - 55~+150 | °C   |

\* With respect to Vss (SYSTEM GND)

\*\* Maximum output current is the maximum currents which can flow out from one output terminal or I/O common terminal. ( $D_0 \sim D_7$ ,  $O_1 \sim O_3$ ,  $\overline{1RO}$ )

(NOTE) Permanent LSI damage may occur if maximum ratings are exceeded. Normal operation should be under recommended operating conditions. If these conditions are exceeded, it could affect reliability of LSI.

#### RECOMMENDED OPERATING CONDITIONS

|               |              | Cumbal            | н   | D634 | 0               | н    | D6840 | 0    | Unit |
|---------------|--------------|-------------------|-----|------|-----------------|------|-------|------|------|
| lter          | n            | Symbol            | min | typ  | max             | min  | typ   | max  |      |
| Supply Voltag | je           | V <sub>cc</sub> * | 4.5 | 5.0  | 5.5             | 4.75 | 5.0   | 5.25 | V    |
| Input "Low V  |              | VIL*              | 0   | -    | 0.8             | -0.3 | -     | 0.8  | v    |
| Input "High"  | $E_1 R/W$    | · · ·             | 2.2 | -    | V <sub>cc</sub> | 2.2  | _     | Vcc  |      |
| Voltage       | Other Inputs | ∨ <sub>ін</sub> * | 2.2 |      | V <sub>cc</sub> | 2.2  | _     | ¥ cc |      |
| Operating Ter | nperature    | Topr              | -20 | 25   | 75              | -20  | 25    | 75   | °C   |

\* With respect to Vss (SYSTEM GND)

5

### ELECTRICAL CHARACTERISTICS

• DC CHARACTERISTICS (HD6340;  $V_{cc}$  = 5V ±10%, HD6840;  $V_{cc}$  = 5V ±5%,  $V_{ss}$  = 0V,  $T_a$  = -20~+75°C, unless otherwise noted.)

| Item                                     | Symbol           |                                                                                                                         | HD6340                               |                      |      |                 | HD684                                                                                 | 0    |      |          |         |
|------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------|------|-----------------|---------------------------------------------------------------------------------------|------|------|----------|---------|
| Ifeu:                                    | Symbol           | Test Conditi                                                                                                            | on                                   | min                  | typ* | max             | Test Condition                                                                        | min  | typ* | max      | Uni     |
| nput "High" Voltage                      | E, R/W           |                                                                                                                         |                                      | 2.2                  | -    | V <sub>cc</sub> |                                                                                       |      |      |          |         |
|                                          | Other<br>Inputs  | V <sub>IH</sub>                                                                                                         |                                      | 2.2                  | -    | Vcc             | -                                                                                     | 2.2  | -    | Vcc      | V       |
| input "Low" Voltage                      | V <sub>IL</sub>  |                                                                                                                         |                                      | -0.3                 | -    | 0.8             |                                                                                       | -0.3 | -    | 0.8      | V       |
| nput Leakage Current                     | lin              | $V_{in}$ = 0 $\sim V_{cc}$ (Exce                                                                                        | pt D <sub>0</sub> ~ D <sub>7</sub> ) | -2.5                 | -    | 2.5             | Vin=0~Vcc (Except D <sub>0</sub> ~D <sub>7</sub> )                                    | -2.5 | -    | 2.5      | μA      |
| Three-State Input<br>Current (Off-state) | <sup>I</sup> TSI | V <sub>in</sub> = 0.4 ~ V <sub>cc</sub> ,<br>V <sub>cc</sub> = 5.5V (D <sub>0</sub> ~D <sub>7</sub>                     | )                                    | -10                  | -    | 10              | V <sub>in</sub> = 0.4~2.4V<br>V <sub>cc</sub> = 5.25V (D <sub>0</sub> ~D <del>)</del> | -10  | -    | 10       | дц      |
|                                          |                  | 1 <sub>LOAD</sub> = -400µA ([                                                                                           | $D_0 \sim D_7$                       | 4.1                  | -    | -               |                                                                                       | 1    |      | <u> </u> |         |
|                                          |                  | $I_{LOAD} \leq 10 \mu A \langle D_0 \rangle$                                                                            | ~D <sub>7</sub> )                    | V <sub>cc</sub> -0.1 | -    | -               | ILOAD = -205µA (D.~D.)                                                                | 2.4  |      | 1<br>  _ |         |
| Output "High" Voltage                    | ∨он              | I <sub>LOAD</sub> = -400μA (0                                                                                           | Other Outputs)                       | 4.1                  |      |                 | Other                                                                                 | 2.4  | •    | -        | V       |
|                                          |                  | $I_{LOAD} \le 10 \mu A$ (Oth                                                                                            | er Outputs)                          | V <sub>cc</sub> –0.1 | -    | -               | ILOAD = -200µA (Other<br>Outputs)                                                     |      | 1    |          |         |
| Dutput "Low" Voltage                     | v                | ILOAD = 1.6mA (D                                                                                                        | o∼ D 7)                              |                      |      |                 | $I_{LOAD} = 1.6 mA (D_0 \sim D_7)$                                                    |      |      |          |         |
| output Low Voltage                       | VOL              | ILOAD = 3.2mA (O)                                                                                                       | 1~03, IRO)                           | 1 -                  | -    | 0.4             | $I_{LOAD} = 3.2 \text{mA}.$<br>(O <sub>1</sub> ~O <sub>3</sub> , IRO)                 | -    | -    | 0.4      | v       |
| Output Leakage Current<br>Off-state)     | LOH              | V <sub>OH</sub> = V <sub>cc</sub> (IRQ)                                                                                 |                                      | -                    | -    | 10              | V <sub>OH</sub> = 2.4V (IRQ)                                                          | _    | -    | 10       | μA      |
|                                          |                  | <ul> <li>Chip is not selected</li> <li>All counter latches</li> </ul>                                                   | E = 1.0 MHz                          | -                    | -    | 1.0             |                                                                                       |      | •    | 7        |         |
|                                          |                  | are preset.<br>• O <sub>1</sub> ~O <sub>3</sub> outputs are<br>masked.                                                  | E = 1.5 MHz                          | -                    | _    | 1.5             |                                                                                       |      | /    |          |         |
|                                          |                  | Input level (Except<br>VIH min=V <sub>cc</sub> -0.8<br>VIL max = 0.8V                                                   |                                      | -                    | -    | 2.0             |                                                                                       |      |      |          |         |
| Supply Current                           | lcc              | <ul> <li>Chip is not selected</li> <li>Counters are operating</li> <li>O<sub>1</sub>~O<sub>3</sub> operating</li> </ul> |                                      | -                    | _    | 3.0             |                                                                                       |      |      |          | i<br>m/ |
|                                          |                  | with load.<br>- Input level (Except                                                                                     | E = 1.5 MHz                          | -                    | -    | 4.0             |                                                                                       |      |      |          |         |
|                                          |                  | {V <sub>IH</sub> min = V <sub>cc</sub> 0.8<br>{V <sub>IL</sub> max = 0.8V                                               |                                      | -                    | -    | 6.0             |                                                                                       |      |      |          |         |
|                                          |                  | <ul> <li>Data bus in R/W<br/>operation.</li> </ul>                                                                      | E = 1.0 MHz                          | -                    | _    | 5.0             |                                                                                       |      |      |          | Ì       |
|                                          |                  | <ul> <li>Counters are operat</li> </ul>                                                                                 | ting. E = 1.5 MHz                    |                      | -    | 8.0             |                                                                                       |      |      |          |         |
|                                          |                  | <ul> <li>O<sub>1</sub>~O<sub>3</sub>operating<br/>with load.</li> </ul>                                                 | E = 2.0 MHz                          |                      | -    | 10.0            |                                                                                       |      |      |          |         |
| ower Dissipation                         | PD               |                                                                                                                         |                                      |                      |      |                 |                                                                                       | -    | 330  | 550      | ۳۳      |
|                                          | C                | $V_{in} = 0V.$<br>T = 25°C                                                                                              | $D_0 \sim D_7$                       | -                    | -    | 12.5            | $V_{in} = 0V$ , $D_0 \sim D_7$                                                        |      | -    | 12.5     | -       |
| nput Capacitance                         | C <sub>in</sub>  | T <sub>B</sub> = 25°C<br>f = 1 MHz                                                                                      | Other Input                          |                      |      | 7.5             | T <sub>a</sub> = 25°C<br>f = 1.0 MHz Other Input                                      | -    | -    | 7.5      | pF      |
|                                          | <u>_</u>         | V <sub>in</sub> = 0V.                                                                                                   | TRO                                  | -                    |      | 5.0             | Vin = 0V IRQ                                                                          | -    | -    | 5.0      | † —     |
| Output Capacitance                       | Cout             | Ta = 25°C,<br>f = 1 MHz                                                                                                 | 01,02,03                             | -                    |      | 10.0            | $T_a = 25^{\circ} C$<br>f = 1.0 MHz O <sub>1</sub> , O <sub>2</sub> , O <sub>3</sub>  | _    | _    | 10.0     | pF      |

•  $T_8 = 25^{\circ}C$ ,  $V_{cc} = 5.0V$ 

# **OHITACHI**

### • AC CHARACTERISTICS (HD6340; $V_{cc}$ = 5V ±10%, HD6840; 5V ±5%, $V_{ss}$ = 0V, Ta = -20~+75°C, unless otherwise noted.)

#### 1. MPU READ TIMING

|                           | o                                 | Test      | HDE  | 6340  | HD6 | 3A40  | HDE | 3840  | но   | 6840  | HD  | 8A40  | HDE | 8840  | Unit |
|---------------------------|-----------------------------------|-----------|------|-------|-----|-------|-----|-------|------|-------|-----|-------|-----|-------|------|
| item                      | Symbol                            | Condition | min  | max   | min | max   | min | max   | min  | max   | min | max   | min | max   |      |
| Enable Cycle Time         | <sup>t</sup> cycE                 |           | 1000 | 10000 | 666 | 10000 | 500 | 10000 | 1000 | 10000 | 666 | 10000 | 500 | 10000 | ns   |
| Enable "High" Pulse Width | PWEH                              | ł         | 450  | 9500  | 280 | 9500  | 220 | 9500  | 450  | 4500  | 280 | 4500  | 220 | 4500  | ns   |
| Enable "Low" Pulse Width  | PWEL                              |           | 430  | 9500  | 280 | 9500  | 210 | 9500  | 430  | -     | 280 | -     | 210 | -     | ns   |
| Enable Rise and Fall Time | t <sub>Er</sub> , t <sub>Ef</sub> | 1         | -    | 25    | -   | 25    | -   | 20    | -    | 25    | -   | 25    | -   | 25    | ns   |
| Address Set-up Time       | tAS                               | Fig. 1    | 80   | -     | 60  | -     | 40  | -     | 140  | -     | 140 | -     | 70  | -     | ns   |
| Data Delay Time           | <sup>t</sup> DDR                  |           | -    | 290   | -   | 180   | -   | 150   | -    | 320   | _   | 220   | -   | 180   | ns   |
| Data Hold Time            | 1 <sub>HR</sub>                   |           | 20   | 100   | 20  | 100   | 20  | 100   | 10   |       | 10  | -     | 10  | -     | ns   |
| Address Hold Time         | <sup>t</sup> AH                   | 1         | 10   | -     | 10  | -     | 10  | -     | 10   | -     | 10  | -     | 10  | -     | ns   |
| Data Access Time          | 1ACC                              | 1         | -    | 370   | -   | 240   | -   | 190   | -    | 480   | -   | 360   | -   | 250   | ns   |

#### 2. MPU WRITE TIMING

|                           |                                   | Test      | HD   | 6340  | HDE | 3A40  | HDE | 3840  | HDG  | 840   | HDE | 8A40  | HD6 | 8840  | Unit |
|---------------------------|-----------------------------------|-----------|------|-------|-----|-------|-----|-------|------|-------|-----|-------|-----|-------|------|
| ltem                      | Symbol                            | Condition | min  | max   | min | max   | min | max   | min  | max   | min | max   | min | max   | Uni  |
| Enable Cycle Time         | <sup>t</sup> cycE                 |           | 1000 | 10000 | 666 | 10000 | 500 | 10000 | 1000 | 10000 | 666 | 10000 | 500 | 10000 | ns   |
| Enable "High" Pulse Width | PWEH                              | ]         | 450  | 9500  | 280 | 9500  | 220 | 9500  | 450  | 4500  | 280 | 4500  | 220 | 4500  | ns   |
| Enable "Low" Pulse Width  | PWEL                              | 1         | 430  | 9500  | 280 | 9500  | 210 | 9500  | 430  | -     | 280 | -     | 210 |       | ns   |
| Enable Rise and Fall Time | t <sub>Er</sub> , t <sub>Ef</sub> | Ein 2     | -    | 25    | -   | 25    | -   | 20    | -    | 25    | -   | 25    | -   | 25    | ns   |
| Address Set-up Time       | tAS                               | Fig. 2    | 80   | -     | 60  | -     | 40  | -     | 140  | -     | 140 | -     | 70  |       | ករ   |
| Data Set-up Time          | tDSW                              |           | 165  | -     | 80  | -     | 60  | -     | 195  | -     | 80  | -     | 60  | -     | ns   |
| Data Hold Time            | tHW                               | ]         | 10   |       | 10  |       | 10  | -     | 10   | -     | 10  | -     | 10  | -     | ns   |
| Address Hold Time         | <sup>t</sup> AH                   | ]         | 10   | -     | 10  | -     | 10  | -     | 10   | -     | 10  | -     | 10  | -     | ns   |

#### 3 TIMING OF PTM SIGNAL

|                             |                                            | Outer bar       | Test Condition                 | HD6                   | HD6340 HD63A40 HD63B44 |                                    | B40  | HD6                                | 840  | HD68                               | A40   | HD68                               | 840  | Unit                               |      |       |
|-----------------------------|--------------------------------------------|-----------------|--------------------------------|-----------------------|------------------------|------------------------------------|------|------------------------------------|------|------------------------------------|-------|------------------------------------|------|------------------------------------|------|-------|
| ltem                        |                                            | Symbol          | I est Condition                | min                   | max                    | min                                | max  | min                                | max  | min                                | max   | min                                | max  | min                                | max  | 01111 |
| Input Rise and Fall<br>Time | C, G, RES                                  | tr, tf          | Fig. 3, Fig. 4                 | -                     | 1000*                  | +                                  | 666* | -                                  | 500* | -                                  | 1000* | -                                  | 666* | -                                  | 500* | ns    |
| Input "Low" Pulse<br>Width  | C, G, RES                                  | ₽₩L             | Fig. 3<br>Asynchronous<br>Mode | tcycE<br>+tSU<br>+tHD | -                      | t <sub>cyc</sub> E<br>+tSU<br>+tHD | -    | t <sub>cyc</sub> E<br>+tSU<br>+tHD | -    | t <sub>cyc</sub> E<br>+tSU<br>+tHD | _     | t <sub>cyc</sub> E<br>+tSU<br>+tHD | _    | t <sub>cyc</sub> E<br>+tSU<br>+tHD | -    | ns    |
| Input "High"<br>Pulse Width | <u>ठ, ठ</u>                                | PW <sub>H</sub> | Fig. 4<br>Asynchronous<br>Mode | tcycE<br>+tSU<br>+tHD | -                      | tcycE<br>+tSU<br>+tHD              | -    | tcycE<br>+tSU<br>+tHD              | _    | t <sub>cyc</sub> E<br>+tSU<br>+tHD | -     | tcycE<br>+tSU<br>+tHD              | -    | <sup>t</sup> cγcE<br>+tŞU<br>+tHD  | -    | ns    |
|                             | C, G, RES                                  |                 | Fig. 5                         | 200                   | -                      | 120                                | -    | 75                                 | -    | 200                                | -     | 120                                |      | 75                                 | -    | riş   |
| Input Setup Time            | (C3+ 8 Pre-<br>scaler Mode)                | ts∪             | SU Synchronous<br>Mode         | 200                   | _                      | 170                                | -    | 170                                |      | 200                                | -     | 170                                | -    | 170                                | -    | ns    |
|                             | C, G, RES                                  |                 | Fig. 5                         | 50                    | -                      | 50                                 | -    | 50                                 | -    | 50                                 |       | 50                                 | -    | 50                                 | -    | ns    |
| Input Hold Time             | C <sub>3</sub> (+ 8 Pre-<br>scaler Mode)   | THD             | Synchronous<br>Mode            | 50                    | -                      | 50                                 | -    | 50                                 | -    | 50                                 | -     | 50                                 | -    | 50                                 | _    | ns    |
| Input Pulse Width           | $\overline{C_3}$ ( $\pm$ 8 Prescaler Mode) | PWL<br>PWH      | Asynchronous<br>Mode           | 120                   | -                      | 80                                 | -    | 60                                 | -    | 125                                | -     | 84                                 |      | 62.5                               | _    | ns    |
| Output Delay Time           | 01~03                                      | tco             | Fig. 6                         | -                     | 200                    | -                                  | 200  | -                                  | 200  | -                                  | 700   | -                                  | 460  | į –                                | 340  | ns    |
|                             |                                            | tcm             | 1                              |                       |                        |                                    |      |                                    |      | -                                  | 450   | _                                  | 450  | -                                  | 340  | ns    |
|                             |                                            | temos           | 1                              |                       |                        |                                    |      |                                    |      | -                                  | 2000  | -                                  | 1350 | -                                  | 1000 | ns    |
| Interrupt Re                | lease Time                                 | ι <sub>R</sub>  | Fig. 7                         | -                     | 1200                   | -                                  | 900  | -                                  | 700  | -                                  | 1200  |                                    | 900  | -                                  | 700  | ns    |

\*  $t_r, t_f \leq t_{cycE}$ 

# **OHITACHI**







Figure 3 Input Pulse Width "Low"



Figure 5 Input Setup and Hold Times



Figure 2 Bus Write Timing (Write Information into PTM)



Figure 4 Input Pulse Width "High"





Figure 7 IRQ Release Time

\* 2.4V for HD6840 \*\*, \*\*\* HD6840 only

### **OHITACHI**



#### **GENERAL DESCRIPTION**

The PTM is part of the HMCS6800 microprocessor family and is fully bus compatible with HD6800 systems. The three timers in the HD6340/HD6840 operate independently and in several distinct modes to fit a wide variety of measurement and synthesis applications.

The PTM is an integrated set of three distinct counter/ timers. It consists of three 16-bit data latches, three 16-bit counters (clocked independently), and the comparison and enable circuitry necessary to implement various measurement and synthesis functions. In addition, it contains interrupt drivers to alert the processor that a particular function has been completed.

In a typical application, a timer will be loaded by first storing two bytes of data into an associated Counter Latch. This data is then transferred into the counter via a Counter initialization cycle. If the counter is enabled, the counter decrements on each subsequent clock period which may be an external clock, or Enable (E) until one of several predetermined conditions causes it to halt or recycle. The timers are thus programmable, cyclic in nature, controllable by external inputs or the MPU program, and accessible by the MPU at any time.

#### PTM INTERFACE SIGNALS FOR MPU

The Programmable Timer Module (PTM) interfaces to the HMCS6800 Bus with an eight-bit bidirectional data bus, two Chip Select lines, a Read/Write line, an Enable (System  $\phi_2$ ) line, an Interrupt Request line, an external Reset line, and three Register Select lines. These signals, in conjunction with the HD6800 VMA output, permit the MPU to control the PTM. VMA should be utilized in conjunction with an MPU address line into a Chip Select of the PTM, when the HD6800, HD6802 are used.

Bidirectional Data (D<sub>0</sub> ~ D<sub>7</sub>)



The bidirectional data lines  $(D_0 \sim D_7)$  allow the transfer of data between the MPU and PTM. The data bus output drivers are three-state devices which remain in the high-impedance (off) state except when the MPU performs a PTM read operation (Read/Write and Enable lines "High" and PTM Chip Selects



These two signals are used to activate the Data Bus interface and allow transfer of data from the PTM. With  $\overline{CS_0} = "Low"$ and  $CS_1 = "High"$ , the device is selected and data transfer will occur.

#### Read/Write (R/W)



This signal is generated by the MPU to control the direction of data transfer on the Data Bus. With the PTM selected, a "Low" state on the PTM R/W line enables the input buffers and data is transferred from the MPU to the PTM on the trailing edge of the Enable (System  $\phi_2$ ) signal. Alternately, (under the same conditions) R/W = "High" and Enable "High" allows data in the PTM to be read by the MPU.

Enable (E)



This signal synchronizes data transfer between the MPU and the PTM. It also performs an equivalent synchronization function on the external clock, reset, and gate inputs of the PTM. Interrupt Request (IRQ)

Output (open drain) Pin No. 9

The active "Low" Interrupt Request signal is normally tied directly (or through priority interrupt circuitry) to the  $\overline{IRQ}$  input of the MPU. This is an "open drain" output (no load device on the chip) which permits other similar interrupt request lines to be tied together in a wire-OR configuration.

The IRQ line is activated if, and only if, the Composite Interrupt Flag (Bit 7 of the Internal Status Register) is asserted. The

### 🕲 HITACHI

conditions under which the  $\overline{IRQ}$  line is activated are discussed in conjunction with the Status Register.

• Reset (RES)

| Input | Pin No. 8 |
|-------|-----------|
|       |           |

A "Low" level at this input is clocked into the PTM by the Enable (System  $\phi_2$ ) input. Two Enable pulses are required to synchronize and process the signal. The PTM then recognizes the active "Low" or inactive "High" on the third Enable pulse. If the RES signal is asynchronous, an additional Enable period is required if setup times are not met. The RES input must be stable "High"/"Low" for the minimum time stated in the AC Characteristics.

Recognition of a "Low" level at this input by the PTM causes the following action to occur:

- a. All counter latches are preset to their maximal count values.
- b. All Control Register bits are cleared with the exception of CR10 (internal reset bit) which is set.
- c. All counters are preset to the contents of the latches.
- d. All counter outputs are reset and all counter clocks are disabled.
- e. All Status Register bits (interrupt flags) are cleared.
- Register Select Lines (RS<sub>0</sub>, RS<sub>1</sub>, RS<sub>2</sub>)

These inputs are used in conjunction with the R/W line to select the internal registers, counters and latches as shown in Table 1.

\* L; "Low" level, H; "High" level

Input **P**in No. 10, 11, 12

It has been previously stated that the PTM is accessed via MPU Load and Store operations in much the same manner as a memory device. The instructions available with the HMCS6800 family of MPUs which perform operations directly on memory should not be used when the PTM is accessed. These instructions actually fetch a byte from memory, perform an operation, then restore it to the same address location. Since the PTM used the R/W line as an additional register select input, the modified data may not be restored to the same register if these instructions are used.

#### PTM ASYNCHRONOUS INPUT/OUTPUT SIGNALS

Each of the three timers within the PTM has external clock and gate inputs as well as a counter output line. The inputs are high impedance, TTL compatible lines and outputs are capable of driving two standard TTL loads.

• Clock Inputs (C<sub>1</sub>, C<sub>2</sub>, C<sub>3</sub>)

Input pins  $\overline{C_1}$ ,  $\overline{C_2}$ , and  $\overline{C_3}$  will accept asynchronous TTL voltage level signals to decrement Timers 1, 2, and 3, respectively. The "High" and "Low" levels of the external clocks must each be stable for at least one system clock period plus the sum

#### Table 1 Register Selection

| Register *<br>Select inputs |     | r   | Operations                           |                          |  |  |  |  |  |  |
|-----------------------------|-----|-----|--------------------------------------|--------------------------|--|--|--|--|--|--|
| RS,                         | RS, | RS, | R/W = "Low"                          | R/W = "High"             |  |  |  |  |  |  |
| . 1                         |     |     | CR20 = "0" Write Control Register #3 | All bits "0"             |  |  |  |  |  |  |
| L                           | L   | L.  | CR20 = "1" Write Control Register #1 | Allons                   |  |  |  |  |  |  |
| L                           | L   | н   | Write Control Register #2            | Read Status Register     |  |  |  |  |  |  |
| L                           | н   | L   | Write MSB Buffer Register            | Read Timer #1 Counter    |  |  |  |  |  |  |
| L                           | н   | н   | Write Timer #1 Latches               | Read LSB Buffer Register |  |  |  |  |  |  |
| н                           | L   | L   | Write MSB Buffer Register            | Reed Timer #2 Counter    |  |  |  |  |  |  |
| н                           | L   | н   | Write Timer #2 Latches               | Read LSB Buffer Register |  |  |  |  |  |  |
| н                           | н   | L   | Write MSB Buffer Register            | Reed Timer #3 Counter    |  |  |  |  |  |  |
| н                           | н   | н   | Write Timer #3 Latches               | Read LSB Buffer Register |  |  |  |  |  |  |



Figure A. External Clock Synchronous Timing

### HITACHI 🎯

of the setup and hold times for the inputs. The asynchronous clock rate can vary from dc to the limit imposed by Enable (System  $\phi_2$ ) Setup, and Hold time.

The external clock inputs are clocked in by Enable (System  $\phi_2$ ) pulses. Three Enable periods are used to synchronize and process the external clock. The fourth Enable pulse decrements the internal counter. This does not affect the input frequency, it merely creates a delay between a clock input transition and internal recognition of that transition by the PTM. All references to  $\overline{C}$  inputs in this document relate to internal recognition of the input transition. Note that a clock "High" or "Low" level which does not meet setup and hold time specifications may require an additional Enable pulse for recognition. When observing recurring events, a lack of synchronization will result in "jitter" being observed on the output of the PTM when using asynchronous clocks and gate input signals. There are two types of jitter. "System jitter" is the result of the input signals being out of synchronization with the Enable (System  $\phi_2$ ), permitting signals with marginal setup and hold time to be recognized by either the bit time nearest the input transition or the subsequent hit time.

"Input jitter" can be as great as the time between input signal negative going transitions plus the system jitter, if the first transition is recognized during one system cycle, and not recognized the next cycle, or vice versa.

External clock input  $\overline{C_3}$  represents a special case when Timer #3 is programmed to utilize its optional  $\div 8$  prescaler mode. The maximum input frequency and allowable duty cycles for this case are specified under the AC Characteristics. The output of the  $\div 8$  prescaler is treated in the same manner as the previously discussed clock inputs. That is, it is clocked into the counter by Enable pulses, is recognized on the fourth Enable pulse (provided setup and hold time requirements are met), and must produce an output pulse at least as wide as the sum of an Enable period, setup, and hold times.





Input pins  $\overline{G_1}$ ,  $\overline{G_2}$ , and  $\overline{G_3}$  accept asynchronous TTLcompatible signals which are used as triggers or clock gating functions to Timers 1, 2, and 3, respectively. The gating inputs are clocked into the PTM by the Enable (System  $\phi_2$ ) signal in the same manner as the previously discussed clock inputs. That is, a Gate transition is recognized by the PTM on the fourth Enable pulse (provided setup and hold time requirements are met), and the "High" or "Low" levels of the Gate input must be stable for at least one system clock period plus the sum of setup and hold times. All references to  $\overline{G}$  transition in this document relate to internal recognition of the input transition.

The Gate inputs of all timers directly affected the internal 16-bit counter. The operation of  $\overline{G_3}$  is therefore independent of the  $\div 8$  prescaler selection.

• Timer Outputs (O<sub>1</sub>, O<sub>2</sub>, O<sub>3</sub>)

| Output | <b>Pin No. 27, 3, 6</b> |  |
|--------|-------------------------|--|
|        |                         |  |

Timer outputs  $O_1$ ,  $O_2$ , and  $O_3$  are capable of driving up to two TTL loads and produce a defined output waveform for either Continuous or Single-Shot Timer modes. Output waveform definition is accomplished by selecting either Single 16-bit or Dual 8-bit operating modes. The single 16-bit mode will produce a square-wave output in the continuous timer mode and will produce a single pulse in the Single-Shot Timer mode. The Dual 8-bit mode will produce a variable duty cycle pulse in both the continuous and single shot Timer modes. "1" bit of each Control Register (CRX7) is used to enable the corresponding output. If this bit is cleared, the output will remain "Low" ( $V_{OL}$ ) regardless of the operating mode.

If it is cleared while the output is high the output will go low during the first enable cycle following a write to the Control Register.

The Continuous and Single-Shot Timer Modes are the only ones for which output response is defined in this data sheet. Signals appear at the outputs (unless CRX7 = "0") during Frequency and Pulse Width comparison modes, but the actual waveform is not predictable in typical applications.

#### CONTROL REGISTER

Each timer in the HD6340 has a corresponding write-only Control Register. Control Register #2 has a unique address space (RS0="High", RS1="Low", RS2="Low") and therefore may be written into at any time. The remaining Control Registers (#1 and#3) share the Address Space selected by a "Low" level on all Register Select inputs.

#### CR20

The least-significant bit of Control Register #2 (CR20) is used as an additional addressing bit for Control Registers #1 and #3. Thus, with all Register selects and R/W inputs at "Low" level. Control Register #1 will be written into if CR20 is a logic "1". Under the same conditions, control Register #3 can also be written into after a RES "Low" condition has occurred, since all control register bits (except CR10) are cleared. Therefore, one may write in the sequence CR3, CR2, CR1.

#### CR10

The least-significant bit of Control Register #1 is used as an internal Reset bit. When this bit is a logic "0", all timers are allowed to operate in the modes prescribed by the remaining bits of the control registers. Writing a "1" into CR10 causes all counters to be preset with the contents of the corresponding counter latches, all counter clocks to be disabled, and the timer outputs and interrupt flags (Status Register) to be reset. Counter Latches and Control Registers are undisturbed by an Internal Reset and may be written into regardless of the state of CR10.

#### CR30

The least-significant bit of Control Register #3 is used as a selector for a  $\div 8$  prescaler which is available with Timer #3 only. The prescaler, if selected, is effectively placed between the clock input circuitry and the input to Counter #3. It can therefore be used with either the internal clock (Enable) or an external clock source.

• CRX1 ~ CRX7 (X=1~3)

The functions depicted in the foregoing discussions are tabulated in Table 2 for ease of reference.

Control Register Bits CR10, CR20, and CR30 are unique in that each selects a different function. The remaining bits (1 through 7) of each Control Register select common functions,

# **OHITACHI**

with a particular Control Register affecting only its corresponding timer.

CRX1

Bit 1 of Control Register #1 (CR11) selects whether an internal or external clock source is to be used with Timer #1. Similarly, CR21 selects the clock source for Timer #2, and CR31 performs this function for Timer #3. The function of each bit of Control Register "X" can therefore be defined as shown in the remaining section of Table 2.

#### CRX2

Control Register Bit 2 selects whether the binary information contained in the Counter Latches (and subsequently loaded into the counter) is to be treated as a single 16-bit word or two 8-bit bytes. In the single 16-bit Counter Mode ( $CR \times 2=0$ ) the counter will decrement to zero after N + 1 enabled ( $\overline{G}=$ "Low") clock periods, where N is defined as the 16-bit number in the Counter Latches. With  $CR \times 2 = 1$ , a similar Time Out will occur after (L + 1)-(M + 1) enabled clock periods, where L and M, respectively, refer to the LSB and MSB bytes in the Counter Latches. • CRX3  $\sim$  CRX7

Control Register Bits 3, 4, and 5 are explained in detail in the Timer Operating Mode section. Bit 6 is an interrupt mask bit which will be explained more fully in conjunction with the Status Register, and bit 7 is used to enable the corresponding Timer Output. A summary of the control register programming modes is shown in Table 3.

#### STATUS REGISTER/INTERRUPT FLAGS

The PTM has an internal Read-Only Status Register which contains four Interrupt Flags. (The remaining four bits of the register are not used, and default to "0"s when being read.) Bits 0, 1, and 2 are assigned to Timers 1, 2, and 3, respectively, as individual flag bits, while Bit 7 is a Composite Interrupt Flag. This flag bit will be asserted if any of the individual flag bits is

|       |                                                          | Ta                                                        | ble 2 Control Register Bits                                                                                                    |                     |               |  |  |  |  |  |
|-------|----------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------|--|--|--|--|--|
| CO    | TROL REGISTER #1                                         | C                                                         | ONTROL REGISTER #2                                                                                                             | CONTROL REGISTER #3 |               |  |  |  |  |  |
| CR 10 | Internal Reset Bit                                       | CR20 Control Register Address Bit CR30 Timer #3 Clock Cor |                                                                                                                                |                     |               |  |  |  |  |  |
|       | timers allowed to operate<br>timers held in preset state |                                                           | "0" CR #3 may be written     "0" T3 Clock is not prescaled       "1" CR #1 may be written     "1" T3 Clock is prescaled by ÷ 8 |                     |               |  |  |  |  |  |
|       | CRX1*                                                    | Tim                                                       | er #X Clock Source                                                                                                             |                     |               |  |  |  |  |  |
|       | ···0···                                                  | ТХ                                                        | uses external clock source on $\overline{CX}$                                                                                  | input               |               |  |  |  |  |  |
|       | "1"                                                      | TX uses Enable clock                                      |                                                                                                                                |                     |               |  |  |  |  |  |
|       | CRX2                                                     | Timer #X Counting Mode Control                            |                                                                                                                                |                     |               |  |  |  |  |  |
|       | <b>''0''</b>                                             | TX configured for normal (16-bit) counting mode           |                                                                                                                                |                     |               |  |  |  |  |  |
|       | "1"                                                      | TX configured for dual 8-bit counting mode                |                                                                                                                                |                     |               |  |  |  |  |  |
|       | CRX3 CRX4 CRX5                                           | Tim                                                       | er #X Counter Mode and Interru                                                                                                 | pt Control          | (See Table 3) |  |  |  |  |  |
|       | CRX6                                                     | Tim                                                       | er #X Interrupt Enable                                                                                                         |                     |               |  |  |  |  |  |
|       | "0"                                                      | Interrupt Flag masked on IRQ                              |                                                                                                                                |                     |               |  |  |  |  |  |
|       | "1"                                                      | Interrupt Flag enabled to IRO                             |                                                                                                                                |                     |               |  |  |  |  |  |
|       | CRX7                                                     | Tim                                                       | er #X Counter Output Enable                                                                                                    |                     |               |  |  |  |  |  |
|       | <b>''O''</b>                                             | TX Output masked on output OX                             |                                                                                                                                |                     |               |  |  |  |  |  |
|       | " <b>1</b> "                                             | Тх                                                        | Output enabled on output OX                                                                                                    |                     |               |  |  |  |  |  |

\* Control Register for Timer 1, 2, or 3, Bit 1.

set while Bit 6 of the corresponding Control Register is at a logic "1". The conditions for asserting the Composite Interrupt Flag bit can therefore be expressed as:

 $INT = I_1 \cdot CR16 + I_2 \cdot CR26 + I_3 \cdot CR36$ 

where INT = Composite Interrupt Flag (Bit 7)

 $I_1 = Timer \#1$  Interrupt Flag (Bit 0)  $I_2 = Timer \#2$  Interrupt Flag (Bit 1)

 $I_3 = Timer #3 Interrupt Flag (Bit 2)$ 

| 5   | STA       | τu | SF     | REC            | 61S | TEF | 1  |
|-----|-----------|----|--------|----------------|-----|-----|----|
| 7   | 6         | 5  | 4      | 3              | 2   | 1   | 0  |
| INT | $\square$ |    | $\vee$ | $\overline{V}$ | ١,  | ١,  | ١, |

An interrupt flag is cleared by a Timer Reset condition, i.e., External  $\overline{RES}$  = "Low" or Internal Reset Bit (CR10) = "1". It will also be cleared by a Read Timer Counter Command provided that the Status Register has previously been read while the interrupt flag was set. This condition on the Read Status Register – Read Timer Counter (RS-RT) sequence is designed to prevent missing interrupts which might occur after the status register is read, but prior to reading the Timer Counter.

An Individual Interrupt Flag is also cleared by a Write Timer

Latches (W) command or a Counter Initialization (CI) sequence, provided that W or CI affects the Timer corresponding to the individual Interrupt Flag.

#### **COUNTER LATCH INITIALIZATION**

Each of the three independent timers consists of a 16-bit addressable counter and 16 bits of addressable latches. The counters are preset to the binary numbers stored in the latches. Counter initialization results in the transfer of the latch contents to the counter. See notes in Table 5 regarding the binary number N, L, or M placed into the Latches and their relationship to the output waveforms and counter Time-Outs.

Since the PTM data bus is 8-bits wide and the counters are 16-bits wide, a temporary register (MSB Buffer Register) is provided. This "write only" register is for the Most Significant Byte of the desired latch data. Three addresses are provided for the MSB Buffer Register (as indicated in Table 1), but they all lead to the same Buffer. Data from the MSB Buffer will automatically be transferred into the Most Significant Byte of Timer  $\# \times$  when a Write Timer  $\# \times$  Latches Command is performed. So it can be seen that the PTM has been designed to allow transfer of two bytes of data into the counter latches provided that the MSB is transferred first.

In many applications, the source of the data will be as

#### 

HMCS6800 MPU. It should be noted that the 16-bit store operations of the HMCS6800 microprocessors (STS and STX etc.) transfer data in the order required by the PTM. A Store Index Register Instruction, for example, results in the MSB of the X register being transferred to the selected address, then the LSB of the X register being written into the next higher location. Thus, either the index register or stack pointer may be transfered directly into a selected counter latch with a single instruction.

A logic "Low" at the  $\overline{\text{RES}}$  input also initializes the counter latches. In this case, all latches will assume a maximum count of (65,536)<sub>10</sub>. It is important to note that an Internal Reset (Bit 0 of Control Register 1 Set) has no effect on the counter latches.

#### COUNTER INITIALIZATION

Counter Initialization is defined as the transfer of data from the latches to the counter with subsequent clearing of the Individual Interrupt Flag associated with the counter. Counter Initialization always occurs when a reset condition (RES = "Low" or CR10 = "1") is recognized. It can also occur – depending on Timer Mode – with a Write Timer Latches command or recognition of a negative transition of the Gate input.

Counter recycling or re-initialization occurs when a negative transition of the clock input is recognized after the counter has reached an all-zero state. In this case, data is transferred from the Latches to the Counter.

#### TIMER OPERATING MODES

The PTM has been designed to operate effectively in a wide variety of applications. This is accomplished by using three bits of each control register ( $CR\times3$ ,  $CR\times4$ , and  $CR\times5$ ) to defined different operating modes of the Timers. These modes are divided into Wave Synthesis and Wave Measurement modes, and outlined in Table 3.

One of the WAVE SYNTHESIS modes is the Continuous Operating mode, which is useful for cyclic wave generation.

Either symmetrical or variable duty-cycle waves can be generated in this mode. The other wave synthesis mode, the Single-Shot mode, is similar in use to the Continuous operating mode, however, a single pulse is generated, with a programmable preset width.

The WAVE MEASUREMENT modes include the Frequency Comparison and Pulse Width Comparison modes which are used to measure cyclic and singular pulse widths, respectively.

In addition to the four timer modes in Table 3, the remaining control register bit is used to modify counter initialization and enabling or interrupt conditions.

#### WAVE SYNTHESIS MODES

#### Continuous Operating Mode (Table 4)

The continuous mode will synthesize a continuous wave with a period proportional to the preset number in the particular timer latches.

Any of the timers in the PTM may be programmed to operate in a continuous mode by writing "0"s into bits 3 and 5 of the corresponding control register. Assuming that the timer output is enabled ( $CR \times 7 = "1"$ ), either a square wave or a variable duty cycle waveform will be generated at the Timer Output, OX. The type of output is selected via Control Register Bit 2.

Either a Timer Reset (CR10 = "1" or External  $\overline{RES}$  = "Low") condition or internal recognition of a negative transition of the Gate input results in Counter Initialization. A Write Timer Latches command can be selected as a Counter Initialization signal by clearing CRX4.

The counter is enabled by an absence of a Timer Reset condition and a "Low" level at the Gate input. In the 16-bit mode, the counter will decrement on the first clock cycle during or after the counter initialization cycle. It continues to decrement on each clock signal so long as  $\overline{G}$  remains "Low" and no reset condition exists. A Counter Time Out (the first clock after all

| Tabl | • 3 | Operating | Modes |
|------|-----|-----------|-------|
|------|-----|-----------|-------|

| 7           |                        | ter  | ntrol Regis | Cor  |
|-------------|------------------------|------|-------------|------|
|             | Timer Operating Mode   | CRX5 | CRX4        | CRX3 |
| Wa∨e        | Continuous             | 0    | •           | 0    |
| Synthesis   | Single-Shot            | 1    | +           | 0    |
| Wave        | Frequency Comparison   | •    | 0           | 1    |
| Measurement | Pulse Width Comparison | •    | 1           | 1    |

\* Defines Additional Timer Functions.

# 

|                       |                |                                                                     | NTINUOUS MODE<br>3 = "0", CRX5 = "0")                                                                            |
|-----------------------|----------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Control               | Register       |                                                                     | Initialization/Output Waveforms                                                                                  |
| CRX2                  | CRX4           | Counter Initialization                                              | *Timer Output (OX) (CRX7 = "1")                                                                                  |
| 0                     | 0              | Ğ↓+₩+R                                                              | -V <sub>OH</sub>                                                                                                 |
| 0                     | 1              | Ğ↓+R                                                                |                                                                                                                  |
| 1                     | 0              | G↓+₩+R                                                              | на- (L + 1)(M + 1)(T) (L + 1)(M + 1)(T) Vон                                                                      |
| 1                     | 1              | G↓+R                                                                |                                                                                                                  |
| W = Write             | e Timer Lat    | ion of Gate input.<br>iches Command.<br>R10 = ''1'' or External RES | 5 = "Low")                                                                                                       |
| N = 16-B              | it Number      | in Counter Latch.                                                   |                                                                                                                  |
| L ≃ 8-Bit             | Number in      | LSB Counter Latch.                                                  |                                                                                                                  |
| M = 8-Bit             | : Number in    | MSB Counter Latch.                                                  |                                                                                                                  |
| T = Cloc              | k Input Ne     | gative Transitions to Count                                         | ter.                                                                                                             |
| t <sub>e</sub> = Cour | nter Initiali: | zation Cycle.                                                       |                                                                                                                  |
| TO = Cour             | nter Time C    | out (All Zero Condition).                                           |                                                                                                                  |
|                       |                | nown above assume the Ga<br>specified setup and hold t              | te $(\overline{G})$ and $\overline{Clock}$ $(\overline{C})$ signals are synchronized to Enable ime requirements. |

#### Table 4 Continuous Operating Modes

#### Control Register Bits



### CHITACHI



\* Preset LSB and MSB to Respective Latches on the negative transition of the E. \*\* Preset LSB to LSB Latches and Decrement MSB by one on the negative transition of the E.

> Figure 9 Timer Output Waveform Example (Continuous Dual 8-Bit Mode using Internal Enable)

counter bits = "0") results in the Individual Interrupt Flag being set and re-initialization of the counter.

In the dual 8-bit mode (CR×2= "1") [Refer to the example in Fig. 9] the MSB decrements once for every full countdown of the LSB + 1. When the LSB = "0", the MSB is unchanged; on the next clock pulse the LSB is reset to the count in the LSB Latches and the MSB is decremented by 1 (one). The output, if enabled, remains "Low" during and after initialization and will remain "Low" until the counter MSB is all "0"s. The output will go "High" at the beginning of the next clock pulse. The output remains "High" until both the LSB and MSB of the counter are all "0"s. At the beginning of the next clock pulse the defined Time Out (TO) will occur and the output will go "Low". In the Dual 8-bit mode the period of the output of the example in Fig. 9 would span 20 clock pulses as opposed to the 1546 clock pulses using the Normal 16-bit mode.

A special time-out condition exists for the dual 8-bit mode  $(CR \times 2 = "1")$  if L = "0". In this case, the counter will revert to a mode similar to the single 16-bit mode, except Time Out occurs after M+1 clock pulses. The output, if enabled, goes "Low" during the Counter Initialization cycle and reverses state at each Time Out. The counter remains cyclical (is re-initialized at each Time Out) and the Individual Interrupt Flag is set when Time Out occurs. If M = L = "0", the internal counters do not change, but the output toggles at a rate of 1/2 the clock frequency.

The discussion of the Continuous Mode has assumed that the

application requires an output signal. It should be noted that the Timer operates in the same manner with the output disabled  $(CR\times7 = "0")$ . A Read Timer Counter command is valid regardless of the state of CR $\times7$ .

#### Single-Shot Timer Mode

This mode is identical to the Continuous Mode with three exceptions. The first of these is obvious from the name – the output returns to a "Low" level after the initial Time Out and remains "Low" until another Counter Initialization cycle occurs. The waveforms available are shown in Table 5.

As indicated in Table 5, the internal counting mechanism remains cyclical in the Single-Shot Mode. Each Time Out of the counter results in the setting of an Individual Interrupt Flag and re-initialization of the counter.

The second major difference between the Single-Shot and Continuous modes is that the internal counter enable is not dependent on the Gate input level remaining in the "Low" state for the Single-Shot mode.

Another special condition is introduced in the Single-Shot mode. If L = M = "0" (Dual 8-bit) or N = "0" (Single 16-bit), the output goes "Low" on the first clock received during or after Counter Initialization. The output remains "Low" until the Operating Mode is changed or nonzero data is written into the Counter Latches. Time Outs continue to occur at the end of each clock period.

The three differences between Single-Shot and Continuous Timer Modes can be summarized as attributes of the Single-Shot

### 🕲 HITACHI

#### mode:

1. Output is enabled for only one pulse until it is reinitialized.



3. L = M = "0" or N = "0" disables output.

Aside from these differences, the two modes are identical.

| Table 5 | Single-Shot | Operating | Modes |
|---------|-------------|-----------|-------|
|---------|-------------|-----------|-------|

|         |          | -                      | ngle-Shot Mode<br>CRX7 = ''1'', CRX5 = ''1'') |
|---------|----------|------------------------|-----------------------------------------------|
| Control | Register |                        | Initialization/Output Waveforms               |
| CRX2    | CRX4     | Counter Initialization | Timer Output (OX)                             |
| 0       | 0        | Ğ₊+₩+R                 | (N+1)(T)                                      |
| 0       | 1        | Gi+R                   |                                               |
| 1       | 0        | Ğ↓+₩+R                 |                                               |
| 1       | 1        | Ğ↓+R                   |                                               |

Symbols are as defined in Table 5.

#### WAVE MEASUREMENT MODES

The Wave Measurement Modes are the Frequency (period) Measurement and Pulse Width Comparison Modes, and are provided for those applications which require more flexibility of interrupt generation and Counter Initialization. Individual Interrupt Flags are set in these modes as a function of both Counter Time Out and transitions of the Gate input. Counter Initialization is also affected by Interrupt Flag status.

A timer's output is normally not used in a Wave Measurement mode, but it is defined. If the output is enabled, it will operate as follows. During the period between reinitialization of the timer and the first Time Out, the output will be a logical zero. If the first Time Out is completed (regardless of its method of generation), the output will go "High". If further TO's occur, the output will change state at each completion of a Time-Out.

The counter does operate in either Single 16-bit or Dual 8-bit modes as programmed by  $CR \times 2$ . Other features of the Wave Measurement Modes are outlined in Table 6.

| Table 6 | Wave Measurement | Modes |
|---------|------------------|-------|
|---------|------------------|-------|

|      |      |                        | CRX3 = "1"                                                                           |
|------|------|------------------------|--------------------------------------------------------------------------------------|
| CRX4 | CRX5 | Application            | Condition for Setting Individual Interrupt Flag                                      |
| 0    | 0    | Frequency Comparison   | Interrupt Generated if Gate Input Period (1/F) is less<br>than Counter Time Out (TO) |
| 0    | 1    | Frequency Comparison   | Interrupt Generated if Gate Input Period (1/F) is greater than Counter Time Out (TO) |
| 1    | 0    | Pulse Width Comparison | Interrupt Generated if Gate Input "Down Time" is less than Counter Time Out (TO)     |
| 1    | 1    | Pulse Width Comparison | Interrupt Generated if Gate Input "Down Time" is greater than Counter Time Out (TO)  |

#### Frequency Comperison or Period Measurement Mode (CRX3 = "1", CRX4 = "0")

The Frequency Comparison Mode with  $CR \times 5 = "1"$  is straightforward. If Time Out occurs prior to the first negative transition of the Gate input after a Counter Initialization cycle, an Individual Interrupt Flag is set. The counter is disabled, and a Counter Initialization cycle cannot begin until the interrupt flag is cleared and a negative transition on  $\overline{G}$  is detected.

If  $CR \times 5 = "0"$ , as shown in Table 6 and Table 7, an interrupt is generated if Gate input returns "Low" prior to a Time Out. If Counter Time-Out occurs first, the counter is recycled and continues to decrement. A bit is set within the timer on the initial Time Out which precludes further individual interrupt generation until a new Counter Initialization cycle has been completed. When this internal bit is set, a negative transition of the Gate input starts a new Counter Initialization cycle. (The condition of  $\overline{G}\downarrow\cdot\overline{I}\cdot TO$  is satisfied, since a Time Out has occurred and no individual Interrupt has been generated.)

Any of the timers within the PTM may be programmed to compare the period of a pulse (giving the frequency after calculations) at the Gate input with the time period requested for Counter Time-Out. A negative transition of the Gate input enables the counter and starts a Counter Initialization cycle – provided that other conditions as noted in Table 7 are satisfied. The counter decrements on each clock signal recognized during or after Counter Initialization until an Interrupt is generated, a Write Timer Latches command is issued, or a Timer Reset condition occurs. It can be seen from Table 7 that an interrupt condition will be generated if  $CR \times 5 = "0"$  and the period of the pulse (single pulse or measured separately repetitive pulses) at the Gate input is less than the Counter Time Out period. If  $CR \times 5 = "1"$ , an interrupt is generated if the reverse is true.

# 🕲 HITACHI

Assume now with  $CR \times 5 = "1"$  that a Counter Initialization has occurred and that the Gate input has returned "Low" prior to Counter Time Out. Since there is no Individual Interrupt Flag generated, this automatically starts a new Counter Initialization Cycle. The process will continue with frequency comparison being performed on each Gate input cycle until the mode is changed, or a cycle is determined to be above the predetermined limit.

• Pulse Width Comparison Mode (CRX3 = "1", CRX4 = "1") This mode is similar to the Frequency Comparison Mode except for a positive, rather than negative, transition of the Gate input terminates the count. With  $CR \times 5 = "0"$ , an Individual Interrupt Flag will be generated if the "Low" level pulse applied to the Gate input is less than the time period required for Counter Time Out. With  $CR \times 5 = "1"$ , the interrupt is generated when the reverse condition is true.

As can be seen in Table 8, a positive transition of the Gate input disables the counter. With  $CR \times 5 = "0"$ , it is therefore possible to directly obtain the width of any pulse causing an interrupt. Similar data for other Time Interval Modes and conditions can be obtained, if two sections of the PTM are dedicated to the purpose.

|                             |                           | CRX3 = "1", CRX4 =                   | """                                    |                           |
|-----------------------------|---------------------------|--------------------------------------|----------------------------------------|---------------------------|
| Control Reg<br>Bit 5 (CRX5) | Counter<br>Initialization | Counter Enable<br>Flip-Flop Set (CE) | Counter Enable<br>Flip-Flop Reset (CE) | Interrupt Flag<br>Set (I) |
| 0                           | GIIII (CE+TO)+R           | Ğ₊₩•R•ī                              | W+R+I                                  | Ğ↓ Before TO              |
| 1                           | Ğ∔•Ĩ+R                    | Ğ₊ <b>·₩</b> ·R•ĩ                    | W+R+I                                  | TO Before G               |

I represents the interrupt for a given timer.

|                             |                           | CRX3 = "1", CRX4 =                   | "1"                                    |                           |
|-----------------------------|---------------------------|--------------------------------------|----------------------------------------|---------------------------|
| Control Reg<br>Bit 5 (CRX5) | Counter<br>Initialization | Counter Enable<br>Flip-Flop Set (CÈ) | Counter Enable<br>Flip-Flop Reset (CE) | Interrupt Flag<br>Set (I) |
| 0                           | Ğ∔•T+R                    | Ğ₊∙₩∙R•ĩ                             | W+R+I+G                                | Gt Before TO              |
| 1                           | Ğ↓·Ĩ+R                    |                                      | W+R+I+G                                | TO Before Gt              |

Table 8 Pulse Width Comparison Mode

G = Level sensitive recognition of Gate input,

# () HITACHI

| Register 1Register 2Register 3 $7 	ext{ 6 5 4 3 2 1 0}$ ''0'' All Timers OperateReg #3 May Be WrittenT3 Clk $\div$ 1 $2 	ext{ X X X X X X X X X X X X X X X X X X X$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX <th< th=""></th<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX <th< th=""></th<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| $\frac{7 \ 6 \ 5 \ 4 \ 3 \ 2 \ 1 \ 0}{X \ X \ X \ X \ X \ X \ X \ X \ X \ X \$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       8       5       4       3       2       1       0         7       8       5       4       3       2       1       0         7       8       5       4       3       2       1       0         7       1       1       1       1       1       1       1 <td< th=""></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       8       5       4       3       2       1       0         7       8       5       4       3       2       1       0         7       8       5       4       3       2       1       0         7       1       1       1       1       1       1       1 <td< th=""></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       6       5       4       3       2       1       0         7       8       5       4       3       2       1       0         7       8       5       4       3       2       1       0         7       8       5       4       3       2       1       0         7       1       1       1       1       1       1       1 <td< th=""></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| X       X       0       0       X       X       X       Continuous Operating Mode: Gate 4 or Write to Latches or Reset Causes Counter Initialization         7       6       5       4       3       2       1       0         X       X       0       0       1       X       X       Frequency Comparison Mode: Interrupt if Gate       Image: Counter Time Out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7       6       5       4       3       2       1       0         X       X       0       1       X       X       Frequency Comparison Mode: Interrupt if Gate       + is < Counter Time Out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| x       0       1       x       x       Frequency Comparison Mode: Interrupt if Gate       # is < Counter Time Out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| x       0       1       x       x       Frequency Comparison Mode: Interrupt if Gate       # is < Counter Time Out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7 6 5 4 3 2 1 0<br>Continuous Operating Mode: Gate 4 or Reset Causes Counter Initialization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7 6 5 4 3 2 1 0<br>Pulse Width Comparison Mode: Interrupt if Gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7 6 5 4 3 2 1 0<br>Single Shot Mode: Gate 4 or Write to Latches or Reset Causes Counter Initialization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7 6 5 4 3 2 1 0<br>X X 1 0 1 X X X<br>Frequency Comparison Mode: Interrupt If Gate is > Counter Time Out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| $1 \times 1 + 0 \times 1 \times 1$ Single Shot Mode: Gate $\downarrow$ or Reset Causes Counter Initialization                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 76543210                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| X X 1 1 1 X X X Pulse Width Comparison Mode: Interrupt If Gate is > Counter Time Out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7 6 5 4 3 2 1 0 "0" Interrupt Flag Masked (IRQ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| X ‡ X X X X X X ''1'' Interrupt Flag Enabled (IRO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7 6 5 4 3 2 1 0 "0" Timer Output Masked                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| +     X     X     X     X     X     Image: Comparison of the second sec |

#### Table 9 Control Register Programming

(NOTE) Reset is Hardware or Software Reset (RES = "Low" or CR10 = "1").

# (C) HITACHI

### NOTE FOR USE (HD6340 only)

Input signal, which is not necessary for user's application, should be used fixed to "High" or "Low" level. This is applicable to the following signal pins.

 $\overline{C_1}, \overline{C_2}, \overline{C_3}, \overline{G_1}, \overline{G_2}, \overline{G_3}$ 

RESTRICTION FOR USE

#### Notes for the O<sub>1</sub> - O<sub>3</sub> Outputs Noise (1) Phenomenon

When the excessive load capacitance is connected to data bus and GND wiring impedance is not neglectable in the system using HD6340, the noise appears in  $O_1 - O_3$  outpus in the read cycle as indicated in Fig. 10 which may cause the erroneous operation of the system.





#### (2) Cause

When the data buffer turns from "H" to "L", the excessive transient current runs to the GND (the discharge current of the data bus load capacity). Therefore, the noise occurs in the GND pin of the LSI because of the impedance of the GND wiring (resistance and inductance). See Fig. 11 for the details.

Fig. 12 indicates the dependence of the noise voltage upon each parameter.





Cd

N





Figure 12 The Dependence of the Noise Voltage upon Each Parameter

### 

However, it is important to consider the fact that the noise voltage varies according to the type of parameter as indicated in Fig. 12.

#### (3) Countermeasures

When the noise cause the erroneous operation of the system, the countermeasures to be taken are as follows.

(a) Latch the  $O_1 - O_3$  outputs by the falling edge of the signal "E".



the noise (74LS174).

Precautions when using Timer 3 (HD6340 only)

When using the HD63B40P Timer 3 under the conditions

- 1) external clock mode (CR31 = 0)
- 2) + 8 prescaler unused (CR30 = 0)

and changing the bits of the control register #3 except for the CR30 bit (e.g. in a case where the interrupt mask bit and  $O_3$  output enable bit are changed and the CR30 is not), there is the possibility that one decrement clock may be omitted.

This phenomenon occurs when  $t_{DSW}$  (data setup time; standard spec. 60ns minimum) is less than 80ns, and does not occur when  $t_{DSW}$  is greater than 80ns.

Therefore, please avoid to use the HD63B40P in the above status when  $t_{DSW}$  is less than 80ns.

(This phenomenon doesn't occur in the HD6340P and HD63A40P.)

# HITACHI